# M2764A ADVANCED 64K (8K x 8) UV ERASABLE PROM Military - Fast Access Time: - M2764A-25 250 ns - M2764A-25 350 ns - HMOS\* II-E Technology - Low Power - 100 mA Maximum Active - 40 mA Maximum Standby - Compatible with M2764, M27128A. M27256 - Inteligent Programming™ Algorithm - Fastest EPROM Programming - inteligent Identifier™ Mode Automated Programming Operations - **Two Line Control** - ± 10% V<sub>CC</sub> Tolerance Available - Military Temperature Range: -55°C to + 125°C (T<sub>C</sub>) The Intel M2764A is a 5V only, 65,536-bit ultraviolet erasable and electrically programmable read-only memory (EPROM). The M2764A is an advanced version of the M2764 and is fabricated with Intel's HMOSII-E technology which significantly reduces die size and greatly improves the device's performance, power consumption, reliability and producibility. Several advanced features have been designed into the M2764A that allow fast and reliable programming the inteligent Programming Algorithm and the inteligent Identifier Mode. Programming equipment that takes advantage of these innovations will electronically identify the M2764A and then rapidly program it using an efficient programming method. The M2764A also offers reduced power consumption compared to the M2764. The maximum active current is 100 mA while the maximum standby current is only 40 mA. The standby mode lowers power consumption without increasing access time. Two-line control and JEDEC-approved, 28 pin packaging are standard features of all Intel higher density EPROMs. This ensures easy microprocessor interfacing and minimum design efforts when upgrading, adding or choosing between non-volatile memory alternatives. 1. X can be V<sub>IH</sub> or V<sub>IL</sub>. 2. V<sub>H</sub> = 12.0V ±0.5V. \*HMOS is a patented process of Intel Corporation. | | | MOU | E 26 | IECI | IOI | | | |---------------------------|------------|------------|----------------|---------------------|------------|-------------------------|---------------------------| | Pins | CE<br>(20) | ŎĒ<br>(22) | PGM<br>(27) | A <sub>0</sub> (24) | Vpp<br>(1) | V <sub>CC</sub><br>(26) | Outputs<br>(11-13, 15-19) | | Read | VIL | VIL | VIH | х | Vα | Voc | DOUT | | Output Disable | VIL | VIH | V <sub>M</sub> | X | Vσc | Vσc | High 2 | | Standby | VIH | x | × | × | Voc | Vœ | High Z | | Verify | VIL | VIL | VIH | X | Vpp | Vpp | Pour | | Program Inhibit | VIH | X | X | × | Vpp | Voc | High Z | | inteligent Identifier | VIL | VIL | ViH | VH | Voc | Vcc | Code | | inteligent<br>Programming | VIL | ViH | VIL | × | Уρφ | Voc | D <sub>IN</sub> | Made Calentian Addresses An-A12 CE Chip Enable ŌĒ Output Enable 00-07 Outputs PGM Program N.C. No Connect Pin Names 210326-1 | M27256 | M27120 | M2732A | M2716 | |----------------|----------------|----------------|----------------| | Vpp | Vpp | | | | A12 | A12 | | | | A7 | A7 | A <sub>7</sub> | A <sub>7</sub> | | ۸. | A <sub>6</sub> | As . | As | | A <sub>5</sub> | As | A <sub>5</sub> | A <sub>5</sub> | | A. | Α, | A4 | 4 | | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | A3 | | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | | A1 | A <sub>1</sub> | A <sub>1</sub> | A, | | A <sub>0</sub> | A <sub>0</sub> | A <sub>0</sub> | A <sub>0</sub> | | O <sub>0</sub> | 00 | 00 | 00 | | 01 | l 01 | 0, | 01 | | D <sub>2</sub> | 02 | 02 | O <sub>2</sub> | | Gnd | Gnd | Gnd | Gnd | | M2716 | M2732A | M27128 | M27258 | |----------------|-----------------|----------------|-----------------| | | | Voc | Vαc | | | | PGM | A14 | | Voc | Voc | A13 | A <sub>13</sub> | | As | Ae | As . | As | | ۸, | A <sub>0</sub> | Aa | Ag | | Vpp | A11 | A11 | Ann | | <b>○E</b> | Œ Vpp | Œ | Œ | | A10 | A <sub>10</sub> | Ata | A10 | | CE | Œ | CE | CE | | 07 | 07 | 07 | 07 | | O <sub>6</sub> | O <sub>6</sub> | 06 | 06 | | 05 | 05 | 05 | 05 | | 04 | 04 | 04 | 04 | | $O_3$ | 03 | O <sub>3</sub> | O <sub>3</sub> | LCC 210326-2 -compatible EPROM pin configurations are shown in the blocks adjacent to the 2764A pins Figure 2. Pin Configurations 210326-8 #### **ABSOLUTE MAXIMUM RATINGS\*** Case Temperature Under Bias ... -55°C to +125°C Storage Temperature ...... -65°C to +150°C All Input or Output Voltages with Respect to Ground ...... +6.25V to -0.6V Voltage on Pin 24 with Respect to Ground ...... +13.5V to -0.6V Vpp Supply Voltage with Respect to Ground During Programming . . . . + 13V to −0.6V NOTICE: This is a production data sheet. The specifications are subject to change without notice. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. ### D.C. AND A.C. OPERATING CONDITIONS DURING READ | Symbol | Parameter | Min | Max | Units | |----------------|-------------------------------|------|-------|-------| | T <sub>C</sub> | Case Temperature (Instant On) | 55 | + 125 | င | | Vcc | Digital Supply Voltage | 4.50 | 5.50 | ٧ | ### **READ OPERATION** ## D.C. CHARACTERISTICS (Over Specified Operating Conditions) | Symbol | Parameter | | Comments | | | | |----------------------|---------------------------------|------|----------|---------------------|-------|------------------------------------------| | Symbol | rarameter | Min | Typ(3) | Max | Units | Comments | | l <sub>U</sub> | Input Load Current | | | 10 | μА | V <sub>IN</sub> = 5.5V | | llo | Output Leakage Current | | | 10 | μА | V <sub>OUT</sub> = 5.5V | | (PP1 (2) | V <sub>PP</sub> Current Read | | | 5 | mA | V <sub>PP</sub> = 5.5V | | ICC1 <sup>(2)</sup> | V <sub>CC</sub> Current Standby | | | 40 | mA | CE = VIH | | I <sub>CC2</sub> (2) | V <sub>CC</sub> Current Active | | 45 | 100 | mA | $\overline{CE} = \overline{OE} = V_{IL}$ | | VIL | Input Low Voltage | -0.1 | | +0.8 | ٧ | | | VIH | Input High Voltage | 2.0 | | V <sub>CC</sub> + 1 | ٧ | | | VOL | Output Low Voltage | | | 0.45 | ٧ | I <sub>OL</sub> = 2.1 mA | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | V | $I_{OH} = -400 \mu$ | ### A.C. CHARACTERISTICS | Symbol | Parameter | M276 | 4A-25 | M2764A-35 | | Units | Co | |---------------------|--------------------------------------------------------------|------|-------|-----------|-----|-------|---------------------------| | Syllibol | rarameter | Min | Max | Min | Max | Units | Comments | | tACC | Address to Output Delay | | 250 | | 350 | ns | CE = OE = VIL | | t <sub>CE</sub> | CE to Output Delay | | 250 | | 350 | ns | OE = VIL | | t <sub>OE</sub> | OE to Output Delay | | 100 | | 120 | ns | CE = VIL | | t <sub>DF</sub> (4) | OE High to Output Float | 0 | 55 | 0 | 105 | ns | CE = VIL | | t <sub>OH</sub> (4) | Output Hold from Addresses CE or OE Whichever Occurred First | 0 | | 0 | | ns | CE = OE = V <sub>IL</sub> | #### NOTES 1. V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Vpp may be connected directly to V<sub>CC</sub> except during programming, The supply current would then be the sum of I<sub>CC</sub> and I<sub>PP1</sub>. 3. Typical values are for $t_C = +25^{\circ}C$ and nominal supply voltages. 4. Output Float is defined as the point where data is no longer driven-see timing diagram on page 3. # CAPACITANCE T<sub>C</sub> = 25°C, f = 1MHz | Symbol | Parameter | Typ(1) | Max | Units | Conditions | |-----------------|--------------------|--------|-----|-------|-----------------------| | C <sub>IN</sub> | Input Capacitance | 4 | 6 | рF | $V_{IN} = 0V$ | | Cout | Output Capacitance | 8 | 12 | pF | V <sub>OUT</sub> = 0V | ### A.C. TESTING INPUT, OUTPUT WAVEFORM A.C. Testing Inputs are Driven at 2.4V for a Logic "1" and 0.45V for a Logic "0". Timing Measurements are made at 2.0V for a Logic "1" and 0.8V for a Logic "0". #### A.C. TESTING LOAD CIRCUIT ### A.C. WAVEFORMS ### NOTES: - 1. Typical values are for $T_C = +25^{\circ}C$ and nominal supply voltages. 2. $\overrightarrow{OE}$ may be delayed up to $t_{ACC}$ - $t_{OE}$ after the falling edge of $\overrightarrow{CE}$ without impact on $t_{ACC}$ . 3. Output float is defined as the point where data is no longer driven. #### **DEVICE OPERATION** The seven modes of operation of the M2764A are listed in Table 1. A single 5V power supply is required in the read mode. All inputs are TTL levels except for V<sub>PP</sub> and 12V on A9 for int<sub>e</sub>ligent identifier mode. Table 1. Mode Selection | Pins | CE<br>(20) | ŌĒ<br>(22) | PGM<br>(27) | Ag<br>(24) | Vpp<br>(1) | V <sub>CC</sub><br>(28) | Outputs<br>(11–13,<br>15–19) | |---------------------------|-----------------|-----------------|-----------------|----------------|-----------------|-------------------------|------------------------------| | Read | VIL | VIL | ٧iH | Х | Vcc | Voc | DOUT | | Output Disable | $V_{IL}$ | $V_{\text{IH}}$ | VIH | Х | Vcc | Vcc | High Z | | Standby | $V_{\text{IH}}$ | Х | X | Х | Vcc | Vcc | High Z | | Verify | VIL | VIL | V <sub>IH</sub> | Х | Vpp | Vα | D <sub>OUT</sub> | | Program Inhibit | $V_{\text{IH}}$ | | Х | Х | V <sub>PP</sub> | Vcc | High Z | | inteligent Identifier | | VIL | ViH | ٧ <sub>H</sub> | Vcc | Vcc | Code | | inteligent<br>Programming | VIL | V <sub>iH</sub> | VIL | x | V <sub>PP</sub> | Vcc | DiN | #### NOTES: - 1. X can be VIH or VIL. - $2. V_{H} = 12.0 V 0.5 V$ # READ MODE The M2764A has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\text{CE}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\text{OE}}$ ) is the output control and should be used to gate data from the output pins, independent of device selection. Assuming that addresses are stable, the address access time ( $t_{ACC}$ ) is equal to the delay from $\overline{\text{CE}}$ to output ( $t_{CE}$ ). Data is available at the outputs after a delay of $t_{CE}$ from the falling edge of $\overline{\text{OE}}$ , assuming that $\overline{\text{CE}}$ has been low and addresses have been stable for at least $t_{ACC}$ — $t_{OE}$ . ### STANDBY MODE The M2764A has standby mode which reduces the maximum current from 100 mA to 40 mA. The M2764A is placed in the standby mode by applying a TTL-high signal to the $\overline{CE}$ input. When in standby mode, the outputs are in a high impedance state, independent of the $\overline{OE}$ input. ### Output OR-Tieing Because EPROMs are usually used in larger memory arrays, Intel has provided 2 control lines which accommodate this multiple memory connection. The two control lines allow for: a) the lowest possible memory power dissipation, and b) Complete assurance that output bus contention will not occur. To use these two control lines most efficiently, $\overline{\text{CE}}$ (pin 20) should be decoded and used as the primary device selecting function, while $\overline{\text{OE}}$ (pin 22) should be made a common connection to all devices in the array and connected to the $\overline{\text{READ}}$ line from the system control bus. This assures that all deselected memory devices are in their low power standby mode and that the output pins are active only when data is desired from a particular memory device. ### System Considerations The power switching characteristics of HMOSII-E EPROMs require careful decoupling of the devices. The supply current, Icc. has three segments that are of interest to the system designer-the standby current level, the active current level, and the transient current peaks that are produced by the falling and rising edges of Chip Enable. The magnitude of these transient current peaks is dependent on the output capacitive loading of the device. The associated transient voltage peaks can be suppressed by complying with Intel's Two-Line Control, as detailed in Intel's Application Note AP-72, Order Number 8566, and by properly selected decoupling capacitors. It is recommended that a 0.1 µF ceramic capacitor be used on every device between VCC and GND. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a 4.7 µF bulk electrolytic capacitor should be used between Vcc and GND for every eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage droop caused by the inductive effect of PC board-traces. ### PROGRAMMING MODES Caution: Exceeding 13V on pin 1 (V<sub>PP</sub>) will permanently damage the M2764A. Initially, and after each erasure, all bits of the M2764A are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure. The M2764A is in the programming mode when Vpp input is at 12.5V and $\overline{\text{CE}}$ and $\overline{\text{PGM}}$ are both TTL low. The data to be programmed is applied 8 bits in parallel to the data outut pins. The levels required for the address and data inputs are TTL. # int<sub>a</sub>ligent Programming™ Algorithm The M2764A inteligent Programming Algorithm rapidly programs Intel M2764A EPROMs using an efficient and reliable method particuarly suited to the production programming environment. Typical programming time for individual devices is on the order of one and a half minutes. Programming reliability is also ensured as the incremental program margin of each byte is continually monitored to determine when it has been successfully programmed. A flowchart of the M2764A inteligent Programming Algorithm is shown in Figure 3. The inteligent Programming Algorithm utilizes two different pulse types: initial and overprogram. The duration of the initial CE pulse(s) is one millisecond, which will then be followed by a longer overgrogram pulse of length 3X ms X is an iteration counter and is equal to the number of the initial one millisecond pulses applied to a particular M2764A location, before a correct verify occurs. Up to 25 one-millisecond pulses per byte are provided for before the overprogram pulse is applied. The entire sequence of program pulses and byte verifications is performed at $V_{CC} = 6.0V$ and Vpp = 12.5V. When the inteligent Programming cycle has been completed, all bytes should be compared to the original data with $V_{CC} = V_{PP} = 5.0V$ . # Program Inhibit Programming of multiple M2764As in parallel with different data is easily accomplished by using the Program Inhibit mode, A high-level CE or PGM input inhibits the other M2764As from being programmed. Except for CE, all like inputs (including OE) of the parallel M2764As may be common. A TTL low-level pulse applied to the CE input with Vpp at 12:5V will program the selected M2764A. ### Verify A verify should be performed on the programmed bits to determine that they have been correctly programmed. The verify is performed with OE at VIL, CE at VIII, PGM at VIH and VPP at 12.5V. ### inteligent Identifier™ Mode The inteligent Identifier Mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional in the 25°C ±5°C ambient temperature range that is required when programming the M2764A. To activate this mode, the programming equipment must force 11.5V to 12.5V on address line A9 (pin 24) of the M2764A. Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 (pin 10) from VIL to VIH. All other address lines must be held at Vil during inteligent Identifier Mode. Byte 0 (A0 = $V_{IL}$ ) represents the manufacturer code and byte 1 (A0 = V<sub>IH</sub>) the device identifier code. For the Intel M2764A, these two identifier bytes are given in Table 2. All identifiers for manufacturer and device codes will possess odd parity, with the MSB (07) defined as the parity bit. Table 2. M2764A inteligent Identifier™ Bytes | Pins<br>Identifier | A <sub>0</sub> (10) | O <sub>7</sub> (19) | O <sub>6</sub> (18) | O <sub>5</sub> (17) | O <sub>4</sub> (16) | O <sub>3</sub> (15) | O <sub>2</sub> (13) | O <sub>1</sub> (12) | O <sub>0</sub> (11) | Hex<br>Data | |--------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|-------------| | Manufacturer Code | V <sub>IL</sub> | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 89 | | Device Code | VIH | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 08 | #### NOTES: 1. $A_9 = 2.0V \pm 0.5V$ 2. $A_1 - A_6$ , $A_{10} - A_{13}$ , $\overline{CE}$ , $\overline{OE} = V_{IL}$ 3. $A_{14} = V_{IH}$ or $V_{IL}$ Figure 3. M2764A inteligent Programming™ Flowchart ### **ERASURE CHARACTERISTICS** The erasure characteristics of the M2764A are such that erasure begins to occur upon exposure to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000–4000Å range. Data show that constant exposure to room level fluorescent lighting could erase that typical M2764A in approximately 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M2764A is to be exposed to these types of lighting conditions for extended periods of time, opaque labels should be placed over the M2764A window to prevent unintentional erasure. The recommended erasure procedure for the M2764A is exposure to shortwave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity x exposure time) for erasure should be a minimum of 15 Wsec/cm². The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with a 12000 $\mu$ W/cm² power rating. The M2764A should be placed within 1 inch of the lamp tubes during erasure. The maximum integrated dose a M2764A can be exposed to without damage is 7258 Wsec/cm² (1 week @ 12000 $\mu$ W/cm²). Exposure of the M2764A to high intensity UV light for long periods may cause permanent damage. #### RELEVANT INTEL LITERATURE AR-265 Versatile Algorithm, Equipment Cut Programming Time RR-35B EPROM Reliability Data Summary # inteligent Programming™ Algorithm ### D.C. PROGRAMMING CHARACTERISTICS $T_C = 25 \pm 5^{\circ}C$ , $V_{CC} = 6.0V \pm 0.25V$ , $V_{PP} = 12.5V \pm 0.3V$ | | | | Limits | Comments | | | |------------------|---------------------------------------------------|---------------|---------------------|----------|--------------------------------------|--| | Symbol | Parameter | Parameter Min | | Min | (Note 1) | | | I <sub>LI</sub> | Input Current (All Inputs) | | 10 | μΑ | $V_{IN} = V_{IL} \text{ or } V_{IH}$ | | | V <sub>IL</sub> | Input Low Level (All Inputs) | - 0.1 | 0.8 | ٧ | - | | | V <sub>IH</sub> | Input High Level | 2.0 | V <sub>CC</sub> + 1 | ٧ | | | | V <sub>OL</sub> | Output Low Voltage During Verify | | 0.45 | V | I <sub>OL</sub> = 2.1 mA | | | V <sub>OH</sub> | Output High Voltage During Verify | 2.4 | | ٧ | $I_{OH} = -400 \mu$ A | | | I <sub>CC2</sub> | V <sub>CC</sub> Supply Current (Program & Verify) | | 75 | mA | | | | I <sub>PP2</sub> | V <sub>PP</sub> Supply Current (Program) | | 50 | mA | CE = VIL | | | V <sub>ID</sub> | Ag inteligent Identifier Voltage | 11.5 | 12.5 | V | | | #### NOTE: form and a section <sup>1.</sup> V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. ### A.C. PROGRAMMING CHARACTERISTICS $T_C = 25 \pm 5^{\circ}C$ , $V_{CC} = 6.0V \pm 0.25V$ , $V_{PP} = 12.5V \pm 0.3V$ | Symbol | Parameter | | Li | mits | | Comments | |----------------------|-------------------------------------|------|-----|-------|------|----------| | Symbol | Parameter | Min | Тур | Max | Unit | (Note 1) | | tAS | Address Setup Time | 2 | | | μs | | | toes | ŌE Setup Time | 2 | | | μs | | | t <sub>DS</sub> | Data Setup Time | 2 | | | μs | | | t <sub>AH</sub> | Address Hold Time | 0 | | | μs | | | t <sub>DH</sub> | Data Hold Time | 2 | | | μs | | | t <sub>DFP</sub> (4) | Output Enable to Output Float Delay | 0 | | 130 | ns | | | t <sub>VPS</sub> | V <sub>PP</sub> Setup Time | 2 | | | μs | | | tvcs | V <sub>CC</sub> Setup Time | 2 | | | μs | , | | tces | CE Setup Time | 2 | | : | μs | | | tpW | PGM Initial Program Pulse Width | 0.95 | 1.0 | 1.05 | ms | (Note 3) | | topw | PGM Overprogram Pulse Width | 2.85 | | 78.75 | ms | (Note 2) | | t <sub>OE</sub> | Data Valid from OE | | | 150 | ns | | ### A.C. CONDITIONS OF TEST | Input Rise and Fall Times (10% to 90%) 20 ns | |----------------------------------------------------------| | Input Pulse Levels 0.45V to 2.4V | | Input Timing Reference Level $\ldots\ldots0.8V$ and 2.0V | | Output Timing Reference Level 0.8V and 2.0V | #### NOTES: - 1. $V_{CC}$ must be applied simultaneously or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . - The length of the overprogram pulse may vary from 2.85 ms to 78.75 ms as a function of the iteration counter value X. - 3. Initial Program Pulse width tolerance is 1 ms $\pm$ 5%. - 4. Output Float is defined as the point where data is no tonger driven—see timing diagram on page 9. #### NOTES: - 1. All times show in [ ] are minimum and in $\mu s$ unless otherwise specified. 2. The input timing reference level is 0.8V for V<sub>IL</sub> and 2V for a V<sub>IH</sub>. - 3. toe and toep are characteristics of the device but must be accommodated by the programmer. - 4. When programming the M2764A, a 0.1 μF capacitor is required across V<sub>PP</sub> and ground to suppress spurious voltage transients which can damage the device.