# ISD2560/75/90/120 Products Single-Chip Voice Record/Playback Devices 60-, 75-, 90-, and 120-Second Durations # **GENERAL DESCRIPTION** Information Storage Devices' ISD2500 Chip-Corder® Series provides high-quality, single-chip Record/Playback solutions for 60- to 120-second messaging applications. The CMOS devices include an on-chip oscillator, microphone preamplifier, automatic gain control, antialiasing filter, smoothing filter, speaker amplifier, and high density multi-level storage array. In addition, the ISD2500 is microcontroller compatible, allowing complex messaging and addressing to be achieved. Recordings are stored in on-chip nonvolatile memory cells, providing zero-power message storage. This unique, single-chip solution is made possible through ISD's patented multilevel storage technology. Voice and audio signals are stored directly into memory in their natural form, providing high-quality, solid-state voice reproduction. # **FEATURES** - Easy-to-use single-chip voice Record/ Playback solution - High-quality, natural voice/audio reproduction - Manual switch or microcontroller compatible Playback can be edge- or level-activated - Single-chip durations of 60, 75, 90, and 120 seconds - Directly cascadable for longer durations - Automatic Power-Down (Push-Button Mode) - Standby current 1 μA (typical) - Zero-power message storage - Eliminates battery backup circuits - Fully addressable to handle multiple messages - 100-year message retention (typical) Table 2-76: ISD2560/75/90/120 Product Summary | Part<br>Number | Duration<br>(Seconds) | Input Sample<br>Rate (KHz) | Typical Filter Pass<br>Band (KHz) | |----------------|-----------------------|----------------------------|-----------------------------------| | ISD2560 | 60 | 8.0 | 3.4 | | ISD2575 | 75 | 6.4 | 2.7 | | ISD2590 | 90 | 5.3 | 2.3 | | ISD25120 | 120 | 4.0 | 1.7 | ISD 2-117 - On-chip clock source - Programmer support for play-only applications 100K record cycles (typical) - Single +5 volt power supply - Available in die form, DIP, SOIC, and TSOP packaging - Industrial temperature (-40°C to +85°C) versions available #### **DETAILED DESCRIPTION** #### Speech/Sound Quality The ISD2500 Series includes devices offered at 4.0, 5.3, 6.4, and 8.0 KHz sampling frequencies, allowing the user a choice of speech quality options. Increasing the duration within a product series decreases the sampling frequency and bandwidth, which affects sound quality. Please refer to the ISD2560/75/90/120 Product Summary table on the previous page to compare filter pass band and product durations. The speech samples are stored directly into onchip nonvolatile memory without the digitization and compression associated with other solutions. Direct analog storage provides a very true, natural sounding reproduction of voice, music, tones, and sound effects not available with most solid-state digital solutions. #### Duration To meet end system requirements, the ISD2500 Series offers single-chip solutions at 60, 75, 90, and 120 seconds. Parts may also be cascaded together for longer durations. #### **EEPROM Storage** One of the benefits of ISD's ChipCorder technology is the use of on-chip nonvolatile memory, providing zero-power message storage. The message is retained for up to 100 years typically without power. In addition, the device can be re-recorded typically over 100,000 times. #### Microcontroller Interface In addition to its simplicity and ease of use, the ISD2500 Series includes all the interfaces necessary for microcontroller-driven applications. The address and control lines can be interfaced to a microcontroller and manipulated to perform a variety of tasks, including message assembly, message concatenation, predefined fixed message segmentation, and message management. Figure 2-33: ISD2560/75/90/120 Device Block Diagram 2-118 Voice Solutions in Silicon Programming The ISD2500 Series is also ideal for playback-only applications, where single or multiple messages are referenced through buttons, switches, or a microcontroller. Once the desired message configuration is created, duplicates can easily be generated via an ISD programmer. #### PIN DESCRIPTIONS # Voltage Inputs (V<sub>CCA</sub>, V<sub>CCD</sub>) To minimize noise, the analog and digital circuits in the ISD2500 Series devices use separate power busses. These voltage busses are brought out to separate pins and should be tied together as close to the supply as possible. In addition, these supplies should be decoupled as close to the package as possible. ## Ground Inputs (V<sub>SSA</sub>, V<sub>SSD</sub>) The ISD2500 Series of devices utilizes separate analog and digital ground busses. These pins should be connected separately through a low-impedance path to power supply ground. The backside of the die is connected to $V_{\mbox{\footnotesize SS}}$ through the substrate resistance. In a chip-on-board design the die attach area must be connected to $V_{SS}$ or left floating. #### Power Down Input (PD) When not recording or playing back, the PD pin should be pulled HIGH to place the part in a very low power mode (see I<sub>SB</sub> specification). When OVF pulses LOW for an overflow condition, PD should be brought HIGH to reset the address pointer back to the beginning of the Record/Playback space. The PD pin has additional functionality in the M6 (Push-Button) Operational Mode described later in the Operational Mode section. # Chip Enable Input (CE) The CE pin is taken LOW to enable all Playback and Record operations. The address inputs and Playback/Record input $(P/\overline{R})$ are latched by the falling edge of CE. CE has additional functionality in the M6 (Push-Button) Operational Mode described later in the Operational Mode section. # Playback/Record Input (P/R) The P/R input is latched by the falling edge of the CE pin. A HIGH level selects a Playback cycle while a LOW level selects a Record cycle. For a Record cycle, the address inputs provide the starting address and recording continues until PD or CE is pulled HIGH or an overflow is detected (i.e. the chip is full). When a Record cycle is terminated by pulling PD or CE HIGH, an End-Of-Message (EOM) marker is stored at the current address in memory. For a Playback cycle, the address inputs provide the starting address and the device will play until an EOM marker is encountered. The device can continue past an EOM marker in an operational mode, or if $\overline{\text{CE}}$ is held LOW in address mode. (See page 2-122 for more Operational Modes). #### End-Of-Message / RUN Output (EOM) A nonvolatile marker is automatically inserted at the end of each recorded message. It remains there until the message is recorded over. The EOM output pulses LOW for a period of T<sub>EOM</sub> at the end of each message. In addition, the ISD2500 Series has an internal $V_{\rm CC}$ detect circuit to maintain message integrity should $V_{CC}$ fall below 3.5V. In this case, $\overline{EOM}$ goes LOW and the device is fixed in Playback-only When the device is configured in Operational Mode M6 (Push-Button Mode), this pin provides an active-HIGH RUN signal, indicating the device is currently recording or playing. This signal can conveniently drive an LED for a visual indicator of a Record or Playback operation in process. # Overflow Output (OVF) This signal pulses LOW at the end of memory space, indicating the device has been filled and the message has overflowed. The $\overline{\text{OVF}}$ output then follows the CE input until a PD pulse has reset the device. This pin can be used to cascade several ISD2500 devices together to increase Record/ Playback durations. ISD 2-119 Figure 2-34: ISD2560/75/90/120 Device Pinouts #### Microphone Input (MIC) The microphone input transfers its signal to the onchip preamplifier. An on-chip Automatic Gain Control (AGC) circuit controls the gain of this preamplifier from –15 to 24 dB. An external microphone should be AC coupled to this pin via a series capacitor. The capacitor value, together with the internal 10 K ohm resistance on this pin, determines the low-frequency cutoff for the ISD2500 Series passband. See Chapter 5, Application Information for additional information on low-frequency cutoff calculation. #### Microphone Reference Input (MIC REF) The MIC REF input is the inverting input to the microphone preamplifier. This provides a noise-canceling or common-mode rejection input to the device when connected to a differential microphone. #### Automatic Gain Control Input (AGC) The AGC dynamically adjusts the gain of the preamplifier to compensate for the wide range of microphone input levels. The AGC allows the full range of whispers to loud sounds to be recorded with minimal distortion. The "attack" time is determined by the time constant of a 5 k $\Omega$ internal resistance and an external capacitor (C2 on the schematic on page 2-135) connected from the AGC pin to V<sub>SSA</sub> analog ground. The "release" time is determined by the time constant of an external resistor (R2) and an external capacitor (C2) connected in parallel between the AGC Pin and V<sub>SSA</sub> analog ground. Nominal values of 470 k $\Omega$ and 4.7 $\mu$ F give satisfactory results in most cases. ## Analog Output (ANA OUT) This pin provides the preamplifier output to the user. The voltage gain of the preamplifier is determined by the voltage level at the AGC pin. 2-120 Voice Solutions in Silicon™ ## Analog Input (ANA IN) The analog input pin transfers its signal to the chip for recording. For microphone inputs, the ANA OUT pin should be connected via an external capacitor to the ANA IN pin. This capacitor value, together with the 3.0 $\mbox{K}\Omega$ input impedance of ANA IN, is selected to give additional cutoff at the low-frequency end of the voice passband. If the desired input is derived from a source other than a microphone, the signal can be fed, capacitively coupled, into the ANA IN pin directly. #### External Clock Input (XCLK) The external clock input for the ISD2500 devices has an internal pull-down device. These devices are configured at the factory with an internal sampling clock frequency centered to $\pm\,1\%$ of specification. The frequency is then maintained to a variation of $\pm 2.25\%$ over the entire commercial temperature and operating voltage ranges. The internal clock has a $\pm\,5\%$ tolerance over the industrial temperature and voltage range. A regulated power supply is recommended for industrial temperature range parts. If greater precision is required, the device can be clocked through the XCLK pin as follows: Table 2-77: External Clock Sample Rates | Part<br>Number | Sample Rate | Required Clock | |----------------|-------------|----------------| | ISD2560 | 8.0 KHz | 1024 KHz | | ISD2575 | 6.4 KHz | 819.2 KHz | | ISD2590 | 5.3 KHz | 682.7 KHz | | ISD25120 | 4.0 KHz | 512 KHz | These recommended clock rates should not be varied because the antialiasing and smoothing filters are fixed, and aliasing problems can occur if the sample rate differs from the one recommended. The duty cycle on the input clock is not critical, as the clock is immediately divided by two. If the XCLK is not used, this input must be connected to ground. # Speaker Outputs (SP + /SP -) All devices in the ISD2500 Series include an on-chip differential speaker driver, capable of driving 50 milliwatts into 16 $\Omega$ from AUX IN (12.2 mW from memory). The speaker outputs are held at $V_{\rm SSA}$ levels during record and power down. It is therefore not possible to parallel speaker outputs of multiple ISD2500 devices or the outputs of other speaker drivers. **NOTE** Connection of speaker outputs in parallel may cause damage to the device. A single output may be used alone (including a coupling capacitor between the SP pin and the speaker). These outputs may be used individually with the output signal taken from either pin. Using the differential outputs results in a 4:1 improvement in output power. **NOTE** Never ground or drive an unused speaker output. #### **Auxiliary Input (AUX IN)** The Auxiliary Input is multiplexed through to the output amplifier and speaker output pins when $\overline{\text{CE}}$ is HIGH, P/ $\overline{\text{R}}$ is HIGH, and Playback is currently not active or if the device is in Playback overflow. When cascading multiple ISD2500 devices, the AUX IN pin is used to connect a Playback signal from a following device to the previous output speaker drivers. For noise considerations, it is suggested that the auxiliary input not be driven when the storage array is active. #### Address/Mode Inputs (Ax/Mx) The Address/Mode Inputs have two functions depending on the level of the two Most Significant Bits (MSB) of the address (A8 and A9). Mode Jointly Compatible 1 **Function** Typical Use Control MΩ Message cueing Fast-forward through messages M4, M5, M6 M1 Delete EOM markers Position EOM marker at the end of the last M3, M4, M5, M6 message M2 Not applicable Reserved Continuous playback from Address 0 M1, M5, M6 M3 Looping Consecutive addressing Record/Play multiple consecutive M0, M1, M5 messages M5 **CE** level-activated Allows message pausing M0, M1, M3, M4 Simplified device interface М6 Push-button control M0, M1, M3 Table 2-78: Operational Modes Table If either or both of the two MSBs are LOW, the inputs are **all** interpreted as address bits and are used as the start address for the current Record or Playback cycle. The address pins are inputs only and do not output internal address information as the operation progresses. Address inputs are latched by the falling edge of $\overline{\text{CE}}$ . If both MSBs are HIGH, the Address/Mode Inputs are interpreted as Mode bits according to the Operational Mode table. There are six operational modes (M0..M6) available as indicated in the table. It is possible to use multiple operational modes simultaneously. Operational Modes are sampled on each falling edge of $\overline{\text{CE}}$ , and thus Operational Modes and direct addressing are mutually exclusive. # **OPERATIONAL MODES** The ISD2500 Series is designed with several built-in operational modes that provide maximum functionality with minimum additional components. These are described in detail below. The operational modes use the address pins on the ISD2500 devices, but are mapped outside the valid address range. When the two Most Significant Bits (MSBs) are HIGH (A8 and A9), the remaining ad- dress signals are interpreted as mode bits and not as address bits. Therefore, operational modes and direct addressing are not compatible and cannot be used simultaneously. There are two important considerations for using operational modes. First, all operations begin initially at address 0, which is the beginning of the ISD2500 address space. Later operations can begin at other address locations, depending on the operational mode(s) chosen. In addition, the address pointer is reset to 0 when the device is changed from Record to Playback, Playback to Record (except M6 mode), or when a Power-Down cycle is executed. Second, Operational Modes are executed when $\overline{\text{CE}}$ goes LOW and the two MSBs are HIGH. This Operational Mode remains in effect until the next LOW-going $\overline{\text{CE}}$ signal, at which point the current address/mode levels are sampled and executed. #### OPERATIONAL MODES DESCRIPTION The Operational Modes can be used in conjunction with a microcontroller, or they can be hardwired to provide the desired system operation. 2-122 Voice Solutions in Silicon™ <sup>1.</sup> indicates additional operational modes which can be used simultaneously with the given mode. # M0 — Message Cueing Message Cueing allows the user to skip through messages, without knowing the actual physical addresses of each message. Each $\overline{CE}$ LOW pulse causes the internal address pointer to skip to the next message. This mode should be used for Playback only, and is typically used with the M4 Operational Mode. #### M1 — Delete EOM Markers The M1 Operational Mode allows sequentially recorded messages to be combined into a single message with only one EOM marker set at the end of the final message. When this operational mode is configured, messages recorded sequentially are played back as one continuous message. #### M2 — Unused When operational modes are selected, the M2 pin should be LOW. #### M3 — Message Looping The M3 Operational Mode allows for the automatic, continuously repeated playback of the message located at the beginning of the address space. A message ${\bf can}$ completely fill the ISD2500 device and will loop from beginning to end without $\overline{{\sf OVF}}$ going LOW. #### M4 — Consecutive Addressing During normal operations, the address pointer will reset when a message is played through to an EOM marker. The M4 Operational Mode inhibits the address pointer reset on EOM, allowing messages to be played back consecutively. # M5 — CE-Level Activated The default mode for ISD2500 devices is for $\overline{\text{CE}}$ to be edge-activated on Playback and level-activated on Record. The M5 Operational Mode causes the $\overline{\text{CE}}$ pin to be interpreted as level-activated as opposed to edge-activated during Playback. This is specifically useful for terminating Playback operations using the $\overline{\text{CE}}$ signal. In this mode, $\overline{\text{CE}}$ LOW begins a Playback cycle, at the beginning of the device memory. The Playback cycle continues as long as $\overline{\text{CE}}$ is held LOW. When $\overline{\text{CE}}$ goes HIGH, Playback will immediately end. A new $\overline{\text{CE}}$ LOW will restart the message from the beginning unless M4 is also HIGH. #### M6 — Push-Button Mode The ISD2500 Series of devices contain a Push-Button operational mode. The Push-Button mode is used primarily in very low-cost applications and is designed to minimize external circuitry and components, thereby reducing system cost. In order to configure the device in Push-Button operational mode, the two most significant address bits must be HIGH, and the M6 mode pin must also be HIGH. A device in this mode always powers down at the end of each Playback or Record cycle after $\overline{\text{CE}}$ goes HIGH. When this operational mode is implemented, several of the pins on the device have alternate functionality: Table 2-79: Alternate Functionality in Pins | Pin Name | Alternate Functionality in<br>Push-Button Mode | |----------|--------------------------------------------------| | CE | Start/Pause Push-Button<br>(LOW pulse-activated) | | PD | Stop/Reset Push-Button<br>(HIGH pulse activated) | | EOM | Active-HIGH Run Indicator | ## CE Pin (START/PAUSE) In Push-Button Operational Mode, $\overline{\text{CE}}$ acts as a LOW-going pulse-activated START/PAUSE signal. If no operation is currently in progress, a LOW-going pulse on this signal will initiate a Playback or a Record cycle according to the level on the P/R pin. A subsequent pulse on the $\overline{\text{CE}}$ pin, before an End-Of-Message is reached in Playback or an overflow condition occurs, will cause the device to pause. The address counter is not reset, and another $\overline{\text{CE}}$ pulse will cause the device to continue the operation from the place where it was paused. 2 #### EOM Pin (RUN) In Push-Button Operational Mode, $\overline{\text{EOM}}$ becomes an active-HIGH RUN signal which can be used to drive an LED or other external device. It is HIGH whenever a Record or Playback operation is in progress. #### **Recording in Push-Button Mode** - The PD pin should be LOW, usually using a pulldown resistor. - 2. The $P/\overline{R}$ pin is taken LOW. - The CE pin is pulsed LOW. Recording starts, EOM goes HIGH to indicate an operation in progress. - 4. The $\overline{\text{CE}}$ pin is pulsed LOW. Recording pauses, $\overline{\text{EOM}}$ goes back LOW. The internal address pointers are not cleared, but an EOM marker is stored in memory to point to the message end. The P/R pin may be taken HIGH at this time. Any subsequent $\overline{\text{CE}}$ would start a playback at address 0. - 5. The CE pin is pulsed LOW. Recording starts at the next address after the previous set EOM marker. EOM goes back HIGH. NOTE If the M1 operational mode pin is also HIGH, the just previously written EOM bit is erased, and recording starts at that address.) 6. When the recording sequences are finished, the final \(\overline{CE}\) pulse LOW will end the last Record cycle, leaving a set EOM marker at the message end. Recording may also be terminated by a HIGH level on PD, which will leave a set EOM marker. #### **Playback in Push-Button Mode** - 1. The PD pin should be LOW. - 2. The P/R pin is taken HIGH. - The CE pin is pulsed LOW. Playback starts, EOM goes HIGH to indicate an operation in progress. - 4. If the CE pin is pulsed LOW or an EOM marker is encountered during an operation, the part will pause. The internal address pointers are not cleared, and EOM goes back LOW. The P/R pin may be changed at this time. A subsequent Record operation would not reset the address pointers and the recording would begin where Playback ended. - 5. $\overline{\text{CE}}$ is again pulsed LOW. Playback starts where it left off, with $\overline{\text{EOM}}$ going HIGH to indicate an operation in progress. - Playback continues as in steps 4 and 5 until PD is pulsed HIGH or overflow occurs. - If in overflow, pulling CE LOW will reset the address pointer and start Playback from the beginning. After a PD pulse, the part is reset to address 0. NOTE Push-button mode can be used in conjunction with modes M0, M1, and M3. #### **Good Audio Design Practices** ISD products are very high-quality single-chip voice Recording and Playback systems. To ensure the highest quality voice reproduction, it is important that good audio design practices on layout and power supply decoupling be followed. See the ISD Application Notes in this book for details. #### ISD1000A COMPATIBILITY The ISD2500 Series of devices is designed to provide upward compatibility with the ISD1000A family. When designing with the ISD2500 Series, the following differences should be noted. #### Addressing The ISD2560/75/90/120 devices have 480K storage cells designed to provide 60 seconds of storage at a sampling rate of 8.0 KHz. This is approximately four times the storage of the ISD1000A family. To enable the same addressing resolution, two additional address pins have been added. The address space of each device is divisible into 600 increments with valid addressing from 00 to 257 Hex. Some higher addresses are mapped into the Operational Modes. All other addresses are invalid. #### Overflow The ISD1000A Series combined two functions on the EOM pin: end-of-message indication and overflow. The ISD2500 separates these two functions. Pin 25 (PDIP package) remains as EOM, but outputs only the EOM signal indication. Pin 22 (PDIP package) becomes OVF and pulses LOW only when the device reaches its end of memory, or is "full." This change allows easy message cueing and addressability across device boundaries. This also means that the M2 operational mode found in the ISD1000A family is not implemented in the ISD2500 Series. #### Push-Button Mode The ISD2500 Series includes an additional Operational Mode called Push-Button mode. This provides an alternative interface to the Record and Playback functions of the part. The CE and PD pins become redefined as edge-activated "push-buttons." A pulse on $\overline{\text{CE}}$ initiates a cycle, and if triggered again, pauses the current cycle without resetting the address pointer (i.e., a Start or Pause function). PD stops any current cycle and resets the address pointer to the beginning of the message space (i.e., a Stop and Reset function). Additionally, the $\overline{EOM}$ pin functions as an active-HIGH run indicator, and can be used to drive an LED indicating a Record or Playback operation is in progress. Devices in the Push-Button mode cannot be cascaded. #### Looping Mode The ISD2500 Series can loop with a message that completely fills the memory space. NOTE Additional descriptions of ISD2500 device functionality and application examples are provided in the ISD Application Notes in this book. #### TIMING DIAGRAMS Figure 2-35: Record ISD 2-125 Figure 2-36: Playback Table 2-80: Absolute Maximum Ratings (Packaged Parts)<sup>1</sup> | , | | |-------------------------------------------------------------------|----------------------------------------------------------| | Condition | Value | | Junction temperature | 150°C | | Storage temperature range | -65°C to +150°C | | Voltage applied to any pin | (V <sub>SS</sub> -0.3 V) to<br>(V <sub>CC</sub> + 0.3 V) | | Voltage applied to any pin (Input current limited to $\pm 20$ mA) | (V <sub>SS</sub> -1.0 V) to<br>(V <sub>CC</sub> + 1.0 V) | | Lead temperature (soldering –<br>10 seconds) | 300° C | | V <sub>CC</sub> - V <sub>SS</sub> | -0.3 V to + 7.0 V | Stresses above those listed may cause permanent damage to the device. Exposure to the absolute maximum ratings may affect device reliability. Functional operation is not implied at these conditions. Table 2-81: Operating Conditions (Packaged Parts) | Condition | Value | |-----------------------------------------------------|------------------| | Commercial operating temperature range <sup>1</sup> | 0°C to +70°C | | Industrial operating temperature range <sup>1</sup> | -40°C to +85°C | | Supply voltage (V <sub>CC</sub> ) <sup>2</sup> | +4.5 V to +5.5 V | | Ground voltage (V <sub>SS</sub> ) <sup>3</sup> | 0 V | - 1. Case temperature. - **2.** $V_{CC} = V_{CCA} = V_{CCD}$ . - $\mathbf{3.} \quad V_{SS} = V_{SSA} = V_{SSD}.$ **2-126** Voice Solutions in Silicon<sup>™</sup> Table 2-82: DC Parameters (Packaged Parts) | Symbol | Parameters | Min <sup>2</sup> | Typ <sup>1</sup> | Max <sup>2</sup> | Units | Conditions | |---------------------|-------------------------------------|-----------------------|-----------------------|------------------|-------|------------------------------------| | $V_{IL}$ | Input Low Voltage | | | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 2.0 | | | V | | | V <sub>OL</sub> | Output Low Voltage | | | 0.4 | V | $I_{OL} = 4.0 \text{ mA}$ | | V <sub>OH</sub> | Output High Voltage | V <sub>CC</sub> - 0.4 | | | V | $I_{OH} = -10 \mu A$ | | V <sub>OH1</sub> | OVF Output High Voltage | 2.4 | | | V | I <sub>OH</sub> = - 1.6 mA | | V <sub>OH2</sub> | EOM Output High Voltage | V <sub>CC</sub> - 1.0 | V <sub>CC</sub> - 0.8 | | V | $I_{OH} = -3.2 \text{ mA}$ | | I <sub>CC</sub> | V <sub>CC</sub> Current (Operating) | | 25 | 30 | mA | $R_{EXT} = \infty^3$ | | I <sub>SB</sub> | V <sub>CC</sub> Current (Standby) | | 1 | 10 | μΑ | 3 | | I <sub>IL</sub> | Input Leakage Current | | | ±1 | μΑ | | | I <sub>ILPD</sub> | Input Current HIGH w/Pull<br>Down | | | 130 | μΑ | Force V <sub>CC</sub> <sup>4</sup> | | R <sub>EXT</sub> | Output Load Impedance | 16 | | | Ω | Speaker Load | | R <sub>MIC</sub> | Preamp In Input Resistance | 4 | 9 | 15 | ΚΩ | MIC and MIC REF Pins | | R <sub>AUX</sub> | AUX INPUT Resistance | 5 | 11 | 20 | ΚΩ | | | R <sub>ANA IN</sub> | ANA IN Input Resistance | 2.3 | 3 | 5 | ΚΩ | | | A <sub>PRE1</sub> | Preamp Gain 1 | 21 | 24 | 26 | dB | AGC = 0.0 V | | A <sub>PRE2</sub> | Preamp Gain 2 | | -15 | 5 | dB | AGC = 2.5 V | | A <sub>AUX</sub> | AUX IN/SP+ Gain | | 0.98 | 1.0 | V/V | | | A <sub>ARP</sub> | ANA IN to SP+/- Gain | 21 | 23 | 26 | dB | | | R <sub>AGC</sub> | AGC Output Resistance | 2.5 | 5 | 9.5 | ΚΩ | | <sup>1.</sup> Typical values @ $T_A = 25^{\circ}C$ and 5.0 V. <sup>2.</sup> All Min/Max limits are guaranteed by ISD via electrical testing or characterization. Not all specifications are 100% tested. <sup>3.</sup> $V_{\rm CCA}$ and $V_{\rm CCD}$ connected together. <sup>4.</sup> XCLK pin only. Characteristic Symbol Conditions Table 2-83: AC Parameters (Packaged Parts) Typ<sup>1</sup> Max<sup>2</sup> Min<sup>2</sup> | Syllibol | Characteristic | | IVIIII | iyp | IVIAA | Units | Conditions | |-------------------|----------------------------|-----------------------------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>S</sub> | Sampling Frequency | ISD2560<br>ISD2575<br>ISD2590<br>ISD25120 | | 8.0<br>6.4<br>5.3<br>4.0 | | KHz<br>KHz<br>KHz<br>KHz | 7<br>7<br>7<br>7 | | F <sub>CF</sub> | Filter Pass Band | ISD2560<br>ISD2575<br>ISD2590<br>ISD25120 | | 3.4<br>2.7<br>2.3<br>1.7 | | KHz<br>KHz<br>KHz<br>KHz | 3 dB Roll-Off Point <sup>3, 8</sup> 3 dB Roll-Off Point <sup>3, 8</sup> 3 dB Roll-Off Point <sup>3, 8</sup> 3 dB Roll-Off Point <sup>3, 8</sup> | | T <sub>REC</sub> | Record Duration | ISD2560<br>ISD2560<br>ISD2575<br>ISD2575<br>ISD2590<br>ISD25120 | 58.1<br>56.5<br>72.6<br>70.7<br>87.1<br>116.1 | 60.0<br>60.0<br>75.0<br>75.0<br>90.0<br>120.0 | 62.0<br>63.8<br>77.5<br>79.7<br>93.0<br>123.9 | sec<br>sec<br>sec<br>sec<br>sec | Commercial Operation<br>Industrial Operation<br>Commercial Operation<br>Industrial Operation<br>Commercial Operation<br>Commercial Operation | | T <sub>PLAY</sub> | Playback Duration | ISD2560<br>ISD2560<br>ISD2575<br>ISD2575<br>ISD2590<br>ISD25120 | 58.1<br>56.5<br>72.6<br>70.7<br>87.1<br>116.1 | 60.0<br>60.0<br>75.0<br>75.0<br>90.0<br>120.0 | 62.0<br>63.8<br>77.5<br>79.7<br>93.0<br>123.9 | sec<br>sec<br>sec<br>sec<br>sec | Commercial Operation<br>Industrial Operation<br>Commercial Operation<br>Industrial Operation<br>Commercial Operation<br>Commercial Operation | | T <sub>CE</sub> | CE Pulse Width | | | 100 | | nsec | | | T <sub>SET</sub> | Control/Address Setup Time | | | 300 | | nsec | | | T <sub>HOLD</sub> | Control/Address Hold Ti | me | | 0 | | nsec | | | T <sub>PUD</sub> | Power-Up Delay | ISD2560<br>ISD2560<br>ISD2575<br>ISD2575<br>ISD2590<br>ISD25120 | 24.1<br>23.5<br>30.2<br>29.3<br>36.2<br>48.2 | 25.0<br>31.3<br>31.3<br>37.5<br>50.0 | 27.8<br>28.5<br>34.3<br>35.2<br>40.8<br>53.6 | msec<br>msec<br>msec<br>msec<br>msec | Commercial Operation<br>Industrial Operation<br>Commercial Operation<br>Industrial Operation<br>Commercial Operation<br>Commercial Operation | | T <sub>PDR</sub> | PD Pulse Width Record | ISD2560<br>ISD2575<br>ISD2590<br>ISD25120 | | 25<br>31.25<br>37.5<br>50.0 | | msec<br>msec<br>msec<br>msec | | | T <sub>PDP</sub> | PD Pulse Width Play | ISD2560<br>ISD2575<br>ISD2590<br>ISD25120 | | 12.5<br>15.625<br>18.75<br>25.0 | | msec<br>msec<br>msec<br>msec | | | T <sub>PDS</sub> | PD Pulse Width Static | | | 100 | | nsec | 6 | | T <sub>PDH</sub> | Power Down Hold | | | 0 | | nsec | | **2-128** Voice Solutions in Silicon<sup>™</sup> Table 2-83: AC Parameters (Packaged Parts) | Symbol | Characteris | tic | Min <sup>2</sup> | Typ <sup>1</sup> | Max <sup>2</sup> | Units | Conditions | |------------------|-------------------------|-------------------------------|------------------|-------------------------|------------------|----------------------|-------------------------------------| | T <sub>EOM</sub> | EOM Pulse Width | ISD2560<br>ISD2575<br>ISD2590 | | 12.5<br>15.625<br>18.75 | | msec<br>msec<br>msec | | | | | ISD25120 | | 25.0 | | msec | | | T <sub>OVF</sub> | Overflow Pulse Width | | | 6.5 | | μsec | | | THD | Total Harmonic Distorti | on | | 1 | 2 | % | @ 1 KHz | | P <sub>OUT</sub> | Speaker Output Power | | | 12.2 | 50 | mW | $R_{EXT} = 16 \Omega^4$ | | $V_{OUT}$ | Voltage Across Speake | er Pins | | | 2.5 | V p-p | $R_{EXT} = 600 \Omega$ | | $V_{IN1}$ | MIC Input Voltage | | | | 20 | mV | Peak-to-Peak <sup>5</sup> | | V <sub>IN2</sub> | ANA IN Input Voltage | | | | 50 | mV | Peak-to-Peak | | V <sub>IN3</sub> | Aux Input Voltage | | | | 1.25 | V | Peak-to-Peak; $R_{EXT} = 16 \Omega$ | - 1. Typical values @ $I_A = 25^{\circ}C$ and 5.0 V. - 2. All Min/Max limits are guaranteed by ISD via electrical testing or characterization. Not all specifications are 100% tested. - 3. Low-frequency cutoff depends upon the value of external capacitors (see Pin Descriptions). - **4.** From AUX IN; if ANA IN is driven at 50 mV p-p, the $P_{OUI}=12.2$ mW, typical. - **5.** With 5.1 $K\Omega$ series resistor at ANA IN. - **6.** $T_{PDS}$ is required during a static condition, typically overflow. - 7. Sampling Frequency and Playback Duration can vary as much as ±2.25% over the commercial temperature range and voltage range and ±5% over the industrial temperature and voltage range. For greater stability, an external clock can be utilized (see Pin Descriptions). - 8. Filter specification applies to both the antialiasing filter and the smoothing filter. Therefore, from input to output, expect a 6dB drop by nature of passing through both filters. **Graph 2-41: Record Mode Operating Current** Graph 2-43: Standby Current Graph 2-42: Total Harmonic Distortion Graph 2-44: Oscillator Stability 2-130 Voice Solutions in Silicon™ | | • , , | |-------------------------------------------------------------------|-----------------------------------------------------------| | Condition | Value | | Junction temperature | 150°C | | Storage temperature range | -65°C to +150°C | | Voltage applied to any pad | (V <sub>SS</sub> – 0.3 V) to<br>(V <sub>CC</sub> + 0.3 V) | | Voltage applied to any pad (Input current limited to $\pm 20$ mA) | (V <sub>SS</sub> -1.0 V) to<br>(V <sub>CC</sub> + 1.0 V) | | V <sub>CC</sub> - V <sub>SS</sub> | -0.3 V to + 7.0 V | Stresses above those listed may cause permanent damage to the device. Exposure to the absolute maximum ratings may affect device reliability. Functional operation is not implied at these conditions. Table 2-85: Operating Conditions (Die) | Condition | Value | |------------------------------------------------|------------------| | Commercial operating temperature range | 0°C to +50°C | | Supply voltage (V <sub>CC</sub> ) <sup>1</sup> | +4.5 V to +6.5 V | | Ground voltage (V <sub>SS</sub> ) <sup>2</sup> | 0 V | - 1. $V_{CC} = V_{CCA} = V_{CCD}$ . - $2. \quad V_{SS} = V_{SSA} = V_{SSD}.$ Table 2-86: DC Parameters (Die) | Symbol | Parameters | Min <sup>2</sup> | Typ <sup>1</sup> | Max <sup>2</sup> | Units | Conditions | |---------------------|------------------------------------|-----------------------|----------------------|------------------|-------|------------------------------------| | V <sub>IL</sub> | Input Low Voltage | | | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 2.0 | | | V | | | V <sub>OL</sub> | Output Low Voltage | | | 0.4 | V | $I_{OL} = 4.0 \text{ mA}$ | | V <sub>OH</sub> | Output High Voltage | V <sub>CC</sub> - 0.4 | | | V | $I_{OH} = -10 \mu A$ | | V <sub>OH1</sub> | OVF Output High Voltage | 2.4 | | | V | $I_{OH} = -1.6 \text{ mA}$ | | V <sub>OH2</sub> | EOM Output High Voltage | V <sub>CC</sub> -1.0 | V <sub>CC</sub> -0.8 | | V | $I_{OH} = -3.2 \text{ mA}$ | | I <sub>CC</sub> | V <sub>CC</sub> Current Operating) | | 25 | 30 | mA | $R_{EXT} = \infty^3$ | | I <sub>SB</sub> | V <sub>CC</sub> Current (Standby) | | 1 | 10 | μΑ | 2 | | I <sub>IL</sub> | Input Leakage Current | | | ±1 | μΑ | | | I <sub>ILPD</sub> | Input Current HIGH w/Pull<br>Down | | | 130 | μΑ | Force V <sub>CC</sub> <sup>4</sup> | | R <sub>EXT</sub> | Output Load Impedance | 16 | | | Ω | Speaker Load | | R <sub>MIC</sub> | Preamp In Input Resistance | 4 | 9 | 15 | ΚΩ | MIC and MIC REF Pads | | R <sub>AUX</sub> | AUX INput Resistance | 5 | 11 | 20 | ΚΩ | | | R <sub>ANA IN</sub> | ANA IN Input Resistance | 2.3 | 3 | 5 | ΚΩ | | | A <sub>PRE1</sub> | Preamp Gain 1 | 21 | 24 | 26 | dB | AGC = 0.0 V | | A <sub>PRE2</sub> | Preamp Gain 2 | | -15 | 5 | dB | AGC = 2.5 V | 2-131 | Symbol | Parameters | Min <sup>2</sup> | Typ <sup>1</sup> | Max <sup>2</sup> | Units | Conditions | |------------------|-----------------------|------------------|------------------|------------------|-------|------------| | A <sub>AUX</sub> | AUX IN/SP+ Gain | | 0.98 | 1.0 | V/V | | | A <sub>ARP</sub> | ANA IN to SP+/- Gain | 21 | 23 | 26 | dB | | | R <sub>AGC</sub> | AGC Output Resistance | 2.5 | 5 | 9.5 | ΚΩ | | - 1. Typical values @ $I_A = 25^{\circ}C$ and 5.0 V. - 2. All Min/Max limits are guaranteed by ISD via electrical testing or characterization. Not all specifications are 100% tested. - 3. $V_{\rm CCA}$ and $V_{\rm CCD}$ connected together. - 4. XCLK pad only. Table 2-87: AC Parameters (Die) | idalo 2 of the translation (Bio) | | | | | | | | |----------------------------------|-------------------------|-------------------------------------------|-------------------------------|-------------------------------|-------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Characteris | stic | Min <sup>2</sup> | Typ <sup>1</sup> | Max <sup>2</sup> | Units | Conditions | | F <sub>S</sub> | Sampling Frequency | ISD2560<br>ISD2575<br>ISD2590<br>ISD25120 | | 8.0<br>6.4<br>5.3<br>4.0 | | KHz<br>KHz<br>KHz<br>KHz | 7<br>7<br>7<br>7 | | F <sub>CF</sub> | Filter Pass Band | ISD2560<br>ISD2575<br>ISD2590<br>ISD25120 | | 3.4<br>2.7<br>2.3<br>1.7 | | KHz<br>KHz<br>KHz<br>KHz | 3 dB Roll-Off Point <sup>3, 8</sup><br>3 dB Roll-Off Point <sup>3, 8</sup><br>3 dB Roll-Off Point <sup>3, 8</sup><br>3 dB Roll-Off Point <sup>3, 8</sup> | | T <sub>REC</sub> | Record Duration | ISD2560<br>ISD2575<br>ISD2590<br>ISD25120 | 58.1<br>72.6<br>87.1<br>116.1 | 60.0<br>75.0<br>90.0<br>120.0 | 62.0<br>77.5<br>93.0<br>123.9 | sec<br>sec<br>sec | Commercial Operation<br>Commercial Operation<br>Commercial Operation<br>Commercial Operation | | T <sub>PLAY</sub> | Playback Duration | ISD2560<br>ISD2575<br>ISD2590<br>ISD25120 | 58.1<br>72.6<br>87.1<br>116.1 | 60.0<br>75.0<br>90.0<br>120.0 | 62.0<br>77.5<br>93.0<br>123.9 | sec<br>sec<br>sec | Commercial Operation <sup>7</sup><br>Commercial Operation <sup>7</sup><br>Commercial Operation <sup>7</sup><br>Commercial Operation <sup>7</sup> | | T <sub>CE</sub> | CE Pulse Width | | | 100 | | nsec | | | T <sub>SET</sub> | Control/Address Setup | Time | | 300 | | nsec | | | T <sub>HOLD</sub> | Control/Address Hold Ti | me | | 0 | | nsec | | | T <sub>PUD</sub> | Power-Up Delay | ISD2560<br>ISD2575<br>ISD2590<br>ISD25120 | 24.1<br>30.2<br>36.2<br>48.2 | 25.0<br>31.3<br>37.5<br>50.0 | 27.8<br>34.3<br>40.8<br>53.6 | msec<br>msec<br>msec<br>msec | Commercial Operation<br>Commercial Operation<br>Commercial Operation<br>Commercial Operation | **2-132** Voice Solutions in Silicon<sup>™</sup> Table 2-87: AC Parameters (Die) | Symbol | Characterist | ic | Min <sup>2</sup> | Typ <sup>1</sup> | Max <sup>2</sup> | Units | Conditions | |------------------|---------------------------|-------------------------------------------|------------------|---------------------------------|------------------|------------------------------|-----------------------------------| | T <sub>PDR</sub> | PD Pulse Width Record | ISD2560<br>ISD2575<br>ISD2590<br>ISD25120 | | 25<br>31.25<br>37.5<br>50.0 | | msec<br>msec<br>msec<br>msec | | | T <sub>PDP</sub> | PD Pulse Width Play | ISD2560<br>ISD2575<br>ISD2590<br>ISD25120 | | 12.5<br>15.625<br>18.75<br>25.0 | | msec<br>msec<br>msec<br>msec | | | T <sub>PDS</sub> | PD Pulse Width Static | | | 100 | | nsec | 6 | | T <sub>PDH</sub> | Power Down Hold | | | 0 | | nsec | | | T <sub>EOM</sub> | EOM Pulse Width | ISD2560<br>ISD2575<br>ISD2590<br>ISD25120 | | 12.5<br>15.625<br>18.75<br>25.0 | | msec<br>msec<br>msec<br>msec | | | T <sub>OVF</sub> | Overflow Pulse Width | | | 6.5 | | μsec | | | THD | Total Harmonic Distortion | า | | 1 | 3 | % | @ 1 KHz | | P <sub>OUT</sub> | Speaker Output Power | | | 12.2 | 50 | mW | $R_{EXT} = 16 \Omega^4$ | | V <sub>OUT</sub> | Voltage Across Speaker | Pins | | | 2.5 | V p-p | $R_{EXT} = 600 \Omega$ | | V <sub>IN1</sub> | MIC Input Voltage | | | | 20 | mV | Peak-to-Peak <sup>5</sup> | | V <sub>IN2</sub> | ANA IN Input Voltage | | | | 50 | mV | Peak-to-Peak | | V <sub>IN3</sub> | Aux Input Voltage | | | | 1.25 | V | Peak-to-Peak; $R_{EXT}=16~\Omega$ | - 1. Typical values @ $I_A = 25^{\circ}C$ and 5.0 V. - 2. All Min/Max limits are guaranteed by ISD via electrical testing or characterization. Not all specifications are 100% tested. - 3. Low-frequency cutoff depends upon the value of external capacitors (see Pin Descriptions). - **4.** From AUX IN; if ANA IN is driven at 50 mV p-p, the $P_{OUT}=12.2$ mW, typical. - 5. With 5.1 $K\Omega$ series resistor at ANA IN. - **6.** $T_{PDS}$ is required during a static condition, typically overflow. - 7. Sampling Frequency and Playback Duration can vary as much as ±2.25% over the commercial temperature range and voltage range. For greater stability, an external clock can be utilized (see Pin Descriptions). - 8. Filter specification applies to the antialiasing filter and the smoothing filter. Graph 2-45: Record Mode Operating Current Graph 2-47: Standby Current Graph 2-46: Total Harmonic Distortion Graph 2-48: Oscillator Stability 2-134 Voice Solutions in Silicon™ Figure 2-37: ISD2560/75/90/120 Application Example—Design Schematic **NOTE:** If desired, pin 18 (PDIP package) may be left unconnected (microphone preamplifier noise will be higher). In this case, pin 18 must not be tied to any other signal or voltage. Additional design example schematics are provided in the Application Notes in this book. Table 2-88: Application Example—Basic Device Control | Control Step | Function | Action | |--------------|-----------------------------------------------|--------------------------------------------------------| | 1 | Power up chip and select Record/Playback mode | 1. PD = LOW, 2. $P/\overline{R}$ = As desired | | 2 | Set message address for Record/Playback | Set addresses A0-A9 | | 3A | Begin Playback | $P/\overline{R} = HIGH$ , $\overline{CE} = Pulsed LOW$ | | 3B | Begin Record | $P/\overline{R} = LOW, \overline{CE} = LOW$ | | 4A<br>4B | End Playback<br>End Record | Automatic<br>PD or CE = HIGH | Table 2-89: Application Example—Passive Component Functions | | | · | |------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------| | Part | Function | Comments | | R1 | Microphone power supply decoupling | Reduces power supply noise | | R2 | Release time constant | Sets release time for AGC | | R3, R5 | Microphone biasing resistors | Provides biasing for microphone operation | | R4 | Series limiting resistor | Reduces level to prevent distortion at higher supply voltages. | | R6 | Series limiting resistor | Reduces level to high supply voltages | | C1, C5 | Microphone DC-blocking capacitor<br>Low-frequency cutoff | Decouples microphone bias from chip. Provides single-<br>pole low-frequency cutoff and common mode noise<br>rejection. | | C2 | Attack/Release time constant | Sets attack/release time for AGC | | C3 | Low-frequency cutoff capacitor | Provides additional pole for low-frequency cutoff | | C4 | Microphone power supply decoupling | Reduces power supply noise | | C6, C7, C8 | Power supply capacitors | Filter and bypass of power supply | # **EXPLANATION** In this simplified block diagram of a microcontroller application, the Push-Button mode and message cueing are used. The microcontroller is a 16-pin version with enough port pins for buttons, an LED, and the ISD2500 Series device. The software can be written to use three buttons: one each for play and record, and one for message selection. Because the microcontroller is interpreting the buttons and commanding the ISD2500 device, software can be written for any functions desired in a particular application. NOTE ISD does not recommend connecting address lines directly to a microprocessor bus. Address lines should be externally latched. 2-136 Voice Solutions in Silicon™ Figure 2-38: ISD2560/75/90/120 Application Example—Microcontroller/ISD2500 Interface 2–137 Figure 2-39: ISD2500 Application Example— Push-Button For more details, please refer to CHAPTER 5, Application Information. Table 2-90: Application Example—Push-Button Control | Control Step | Function | Action | |--------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Select Record/Playback mode | $P/\overline{R} = As desired$ | | 2A<br>2B | Begin Playback Begin Record | $\begin{array}{l} P/\!\overline{R} = HIGH \\ \overline{CE} = Pulsed\ LOW \\ P/\!\overline{R} = LOW \\ \overline{CE} = Pulsed\ LOW \end{array}$ | | 3 | Pause Record or Playback | CE = Pulsed LOW | | 4A | End Payback | Automatic at EOM marker or<br>PD = Pulsed HIGH | | 4B | End Record | PD = Pulsed HIGH | Voice Solutions in Silicon™ 2-138 Table 2-91: Application Example—Passive Component Functions | Part | Function | Comments | |------------|---------------------------------|---------------------------------------------------------------| | R2 | Release time constant | Sets release time for AGC | | R4 | Series limiting resistor | Reduces level to prevent distortion at higher supply voltages | | R6, R7 | Pull-up and pull-down resistors | Defines static state of inputs | | C1, C4, C5 | Power supply capacitors | Filters and bypass of power supply | | C2 | Attack/Release time constant | Sets attack/release time for AGC | | C3 | Low-frequency cutoff capacitor | Provides additional pole for low-<br>frequency cutoff | Table 2-92: Push-Button Parameters | Symbol | Characteris | tic | Min | Typ <sup>1</sup> | Max | Units | Conditions | |--------------------|-----------------------------|-------------------------------------------|------------------------|------------------------------|--------------------------|------------------------------|------------| | T <sub>CE</sub> | CE Pulse Width [Start/Po | iuse] | | 300 | | nsec | | | T <sub>SET</sub> | Control/Address Setup Time | | | 300 | | nsec | | | T <sub>PUD</sub> | Power-Up Delay | ISD2560<br>ISD2575<br>ISD2590<br>ISD25120 | | 25<br>31.25<br>37.25<br>50.0 | | msec<br>msec<br>msec<br>msec | | | T <sub>PD</sub> | PD Pulse Width [Stop/Reset] | | | 300 | | nsec | | | T <sub>RUN</sub> | CE to EOM HIGH | | 25 | | 400 | nsec | | | T <sub>PAUSE</sub> | CE to EOM LOW | | 50 | | 400 | nsec | | | T <sub>DB</sub> | CE HIGH Debounce | ISD2560<br>ISD2575<br>ISD2590<br>ISD25120 | 70<br>85<br>105<br>135 | | 105<br>135<br>160<br>215 | msec<br>msec<br>msec<br>msec | | 2–139 # **TIMING DIAGRAMS** Figure 2-40: Push-Button Mode Record Figure 2-41: Push-Button Mode Playback - 1. A9, A8, and A6 = 1 for push-button operation. - 2. The first CE LOW pulse performs a Start function. - 3. The part will begin to play or record after a power-up delay $T_{PUD}$ . - The part must have CE HIGH for a debounce period TDB before it will recognize another falling edge of CE and pause. - **5.** The second $\overline{\textit{CE}}$ LOW pulse, and every even pulse thereafter, performs a Pause function. - 6. Again, the part must have \(\overline{CE}\) HIGH for a debounce period TDB before it will recognize another falling edge of CE, which would restart an operation. In addition, the part will not do an internal power down until \(\overline{CE}\) is HIGH for the TDB time. - 7. The third $\overline{CE}$ LOW pulse, and every odd pulse thereafter, performs a Resume function. - 8. At any time, a HIGH level on PD will stop the current function, reset the address counter, and power down the device. # ORDERING INFORMATION # **Product Number Descriptor Key** When ordering ISD2560/75/90/120 products, please refer to the following valid part numbers. | Part Number | Part Number | Part Number | Part Number | |-------------|-------------|-------------|-------------| | ISD2560G | ISD2575G | ISD2590G | ISD25120G | | ISD2560GI | ISD2575GI | ISD2590P | ISD25120P | | ISD2560P | ISD2575P | ISD2590S* | ISD25120X | | ISD2560PI | ISD2575PI | ISD2590T | | | ISD2560S* | ISD2575S* | ISD2590X | | | ISD2560SI* | ISD2575SI* | | | | ISD2560T | ISD2575T | | | | ISD2560TI | ISD2575TI | | | | ISD2560X | ISD2575X | | | **NOTE:** The asterisk (\*) indicates advance information For the latest product information, access ISD's worldwide website at http://www.isd.com. **2-142** Voice Solutions in Silicon<sup>™</sup>